Nios® V/II Embedded Design Suite (EDS)
Support for Embedded Development Tools, Processors (SoCs and Nios® V/II processor), Embedded Development Suites (EDSs), Boot and Configuration, Operating Systems, C and C++
12599 Discussions

probleme with qdrii, please help

Altera_Forum
Honored Contributor II
920 Views

Hello, 

I am using stratix iv and quartus 10.1.  

my project compile without any error, but when I run DDR report for my ddr3 and qdrii in timequest timing analizer, it works for ddr3 but not for qdrii, I have this error : 

 

warning: Ignored filter at uniphy_qdrii_report_timing_core.tcl(197) : my_inst........ could not be matched whit a keeper or register or port or pin or cell or net  

 

Missing required positional arguments: <body> 

--------------------------------------------------------------------------- 

Usage: foreach_in_collection [-h | -help] [-long_help] <variable_name>  

<collection> <body> 

-h | -help: Short help 

-long_help: Long help with examples and possible return values 

<variable_name>: Variable name 

<collection>: Collection 

<body>: Body 

--------------------------------------------------------------------------- 

I find in altea that to solve this proble (the example speeks about DDR3) I must select auto leveling. I don't know how to select this in sopc builder I didn't find any thing refering to that. 

Please help !!!!
0 Kudos
0 Replies
Reply